- Circuit: 8-bit unsigned adders
- Selection criteria: pareto optimal sub-set wrt. pwr and mre parameters
Circuit name | MAE% | WCE% | EP% | MRE% | MSE | Download |
---|---|---|---|---|---|---|
add8u_0FP | 0.00 | 0.00 | 0.00 | 0.00 | 0 | [Verilog] [C] |
add8u_5R3 | 0.039 | 0.20 | 25.00 | 0.14 | 0.2 | [Verilog] [VerilogPDK45] [C] |
add8u_5QL | 0.16 | 0.59 | 43.75 | 0.40 | 1.5 | [Verilog] [VerilogPDK45] [C] |
add8u_5ME | 0.35 | 1.37 | 71.88 | 0.94 | 6.5 | [Verilog] [VerilogPDK45] [C] |
add8u_5G5 | 0.78 | 2.93 | 90.62 | 2.08 | 27 | [Verilog] [VerilogPDK45] [C] |
add8u_8KZ | 1.64 | 6.05 | 89.45 | 4.28 | 123 | [Verilog] [C] |
add8u_0H4 | 3.40 | 9.96 | 98.44 | 9.24 | 432 | [Verilog] [C] |
add8u_8GM | 9.00 | 29.10 | 99.33 | 22.62 | 3188 | [Verilog] [C] |
add8u_88L | 19.67 | 50.39 | 99.77 | 49.16 | 14074 | [Verilog] [C] |
- V. Mrazek, Z. Vasicek and R. Hrbacek, "Role of circuit representation in evolutionary design of energy-efficient approximate circuits" in IET Computers & Digital Techniques, vol. 12, no. 4, pp. 139-149, 7 2018. doi: 10.1049/iet-cdt.2017.0188
- V. Mrazek, R. Hrbacek, Z. Vasicek and L. Sekanina, "EvoApprox8b: Library of approximate adders and multipliers for circuit design and benchmarking of approximation methods". Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017, Lausanne, 2017, pp. 258-261. doi: 10.23919/DATE.2017.7926993
- V. Mrazek, L. Sekanina, Z. Vasicek "Libraries of Approximate Circuits: Automated Design and Application in CNN Accelerators" IEEE Journal on Emerging and Selected Topics in Circuits and Systems, Vol 10, No 4, 2020