Skip to content

Latest commit

 

History

History
25 lines (18 loc) · 1.36 KB

File metadata and controls

25 lines (18 loc) · 1.36 KB

Selected circuits

  • Circuit: 16-bit signed multiplier
  • Selection criteria: pareto optimal sub-set wrt. pwr and mae parameters

Parameters of selected circuits

Circuit name MAE% WCE% EP% MRE% MSE Download
mul16s_HEB 0.00 0.00 0.00 0.00 0 [Verilog] [C]
mul16s_HDG 0.00032 0.0015 75.00 0.034 35791.394e4 [Verilog] [VerilogPDK45] [C]
mul16s_HFZ 0.002 0.011 98.43 0.22 12526.988e6 [Verilog] [VerilogPDK45] [C]
mul16s_GAT 0.012 0.048 98.44 1.06 47727.824e7 [Verilog] [VerilogPDK45] [C]

Parameters

Parameters figure

References

  • V. Mrazek, Z. Vasicek, L. Sekanina, H. Jiang and J. Han, "Scalable Construction of Approximate Multipliers With Formally Guaranteed Worst Case Error" in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 26, no. 11, pp. 2572-2576, Nov. 2018. doi: 10.1109/TVLSI.2018.2856362